

# Project report of Digital Circuit Design

Promotion 2024

### RÉSUMÉ

Design, simulation and synthesis of a microcontroller using VHDL in a programmable architecture component

# Authors: Briac Marchandise Pablo Sanchez Houda Zamani

**Intervenants: Saber Charbel** 

## Overview

| Intr | roduction                         | 2  |
|------|-----------------------------------|----|
| Intr | roduction to microcontroller      | 3  |
| l.   | Functions carried out by the UAL  | 4  |
| II.  | Buffers                           | 6  |
| III. | Interconnections and data routing | 7  |
| IV.  | Internal computing memory         | 11 |
| ٧.   | Instruction memory                | 12 |
|      | nclusion                          |    |

## Introduction

For this digital circuit project, we had to model a microcontroller using the VHDL language in a programmable architecture component. Our microcontroller is composed of three components: an arithmetic and logic unit (ALU) allowing to realize logical operations or combination, internal memories of calculation as well as memories of instruction.

To do this, we will design and analyze a logic circuit (sequential and combinatorial) and a state graph, then perform simulations and syntheses on a programmable component. We will have to distinguish the use cases of a programmable component in relation to CPU/GPU/ASIC/MC and also configure an FPGA while knowing the different steps of an EDA tool. We will apply the essential rules of logic circuit design and try to optimize our programmable components as much as possible. The programming will be done with the VHDL description language.

You can find our entire code by clicking on the following link: https://www.edaplayground.com/x/7G5N

## Introduction to microcontroller

This microcontroller core operates on 4 bits coded in natural signed for the two inputs A\_IN and B\_IN and on 8 bits coded in natural signed binary for the outputs and the internal memories. We have two inputs for the incoming holds SR\_IN\_L and SR\_IN\_R which are stored in a buffer.

The operation instructions are stored in the MEM\_INSTRUCTIONS memory as 10-bit sequences. The 4 MSBs designate the operation to be carried out by the ALU, the next 4 bits designate the operations to be carried out in the internal memory. According to this binary sequence, the microcontroller will determine where the different data will be stored. The 2 LSB allow to manage the outputs of the microcontroller. All these operations are carried out on the rising edge of the CLK clock.



## I. Functions carried out by the UAL

From basic operations, it is possible to realize all the logical functions and arithmetic operations with the help of automata (successions of instructions). The more "complex" functions are only a succession of simple functions with sometimes the memorization of intermediate results. The operations to be performed by our ALU are given by the sequence of four bits SEL\_FCT stored in the memory MEM\_SEL\_FCT.

SEL\_FCT being a sequence of 4 bits, this limits us to 16 operations that can be performed by our ALU. So we can perform a bit shift, basic arithmetic operations (multiplication, addition, subtraction) and logical operations (NOT, XOR, OR, AND).

#### Here is the list:

| SEL_FCT[3]   SEL_FCT[2]   SEL_FCT[0]   Significations |   |   |   |                                                                                                           |  |  |  |  |
|-------------------------------------------------------|---|---|---|-----------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0                                                     | 0 | 0 | 0 | nop (no operation) S = 0   SR_OUT_L = 0 et SR_OUT_R = 0                                                   |  |  |  |  |
| 0                                                     | 0 | 0 | 1 | S = Déc. droite A sur 4 bits (avec SR_IN_L)   SR_IN_L pour le bit entrant et SR_OUT_R pour le bit sortant |  |  |  |  |
| 0                                                     | 0 | 1 | 0 | S = Déc. gauche A sur 4 bits (avec SR_IN_R)   SR_IN_R pour le bit entrant et SR_0UT_L pour le bit sortant |  |  |  |  |
| 0                                                     | 0 | 1 | 1 | S = Déc. droite B sur 4 bits (avec SR_IN_L)   SR_IN_L pour le bit entrant et SR_OUT_R pour le bit sortant |  |  |  |  |
| 0                                                     | 1 | 0 | 0 | S = Déc. gauche B sur 4 bits (avec SR_IN_R)   SR_IN_R pour le bit entrant et SR_OUT_L pour le bit sortant |  |  |  |  |
| 0                                                     | 1 | 0 | 1 | S = A * B multiplication binaire   SR_OUT_L = 0 et SR_OUT_R = 0                                           |  |  |  |  |
| 0                                                     | 1 | 1 | 0 | S = A + B addition binaire avec SR_IN_R comme retenue d'entrée   SR_OUT_L = 0 et SR_OUT_R = 0             |  |  |  |  |
| 0                                                     | 1 | 1 | 1 | S = A + B addition binaire sans retenue d'entrée   SR_OUT_L = 0 et SR_OUT_R = 0                           |  |  |  |  |
| 1                                                     | 0 | 0 | 0 | S = A - B soustraction binaire   SR_OUT_L = 0 et SR_OUT_R = 0                                             |  |  |  |  |
| 1                                                     | 0 | 0 | 1 | S = A   SR_OUT_L = 0 et SR_OUT_R = 0                                                                      |  |  |  |  |
| 1                                                     | 0 | 1 | 0 | S = B   SR_OUT_L = 0 et SR_OUT_R = 0                                                                      |  |  |  |  |
| 1                                                     | 0 | 1 | 1 | S = not A   SR_OUT_L = 0 et SR_OUT_R = 0                                                                  |  |  |  |  |
| 1                                                     | 1 | 0 | 0 | S = not B   SR_OUT_L = 0 et SR_OUT_R = 0                                                                  |  |  |  |  |
| 1                                                     | 1 | 0 | 1 | S = A and B   SR_0UT_L = 0 et SR_0UT_R = 0                                                                |  |  |  |  |
| 1                                                     | 1 | 1 | 0 | S = A or B   SR_OUT_L = 0 et SR_OUT_R = 0                                                                 |  |  |  |  |
| 1                                                     | 1 | 1 | 1 | S = A xor B   SR_0UT_L = 0 et SR_0UT_R = 0                                                                |  |  |  |  |

So we will design our UAL using the VHDL description language. First of all, we will describe the UAL entity that we name UAL\_Core in our Design file.

```
entity ALUCore is
   Port ( A : in STD_LOGIC_VECTOR (3 downto 0);
        B : in STD_LOGIC_VECTOR (3 downto 0);
        SR_IN_L : in STD_LOGIC;
        SR_IN_R : in STD_LOGIC;
        S : out STD_LOGIC_VECTOR (7 downto 0);
        SR_OUT_L : out STD_LOGIC;
        SR_OUT_R : out STD_LOGIC;
        SEL_FCT : in STD_LOGIC_VECTOR (3 downto 0));
end ALUCore;
```

Inputs A and B are vectors of 4 bits each from Buffer\_A and Buffer\_B respectively. SR\_IN\_L and SR\_IN\_R are the incoming holds while SR\_OUT\_L and SR\_OUT\_R are the outgoing holds. S is the output on 8 bits, the result of the binary combination between A and B. SEL\_FCT is the operation to be performed by the ALU.

After having described the external architecture of the ALU, we must describe its internal architecture. We will list the operations to be performed for the 16 values of SEL\_FCT.

Let's take as a first example the operation corresponding to SEL\_FCT = '0001' which shifts the bits from A to the right according to the value of the SR\_IN\_L carry. Bits 4 to 7 will take the value 0 while bit3 will take the value of the carry. The 3 LSBs will take the value of the three MSBs of A. SR\_OUT\_R will take the value of the LSB of A.

```
case SEL_FCT is
  when "0001" => -- S = Déc. droite A (avec SR_IN_L) | SR_IN_L pour le bit entrant et SR_OUT_R pour le bit sortant
        S(7 downto 4) <= (others => '0');
        S(3) <= SR_IN_L; S(2 downto 0) <= A(3 downto 1);
        SR_OUT_L <= '0'; SR_OUT_R <= A(0);</pre>
```

A second case, the one corresponding to the sequence SEL\_FCT = '0110' which adds the bits A and B together with SR\_IN\_R as an incoming carry. To perform this operation, we create vectors My\_A\_Var and My\_B\_Var of eight bits long. The MSB (bit 4 to 7) take the value of the sign bit of A. We then add the incoming carry SR\_IN\_R to the addition of the two bits.

```
when "0110" => -- S = A + B binary addition with SR_IN_R as a carry-in
    My_A_Var(3 downto 0) := A; My_B_Var(3 downto 0) := B;
    My_A_Var(7 downto 4) := (others => A(3)); My_B_Var(7 downto 4) := (others => B(3));
    My_S_Var := My_A_Var + My_B_Var;
    My_S_Var := My_S_Var + ("0000000" & SR_IN_R);
    S <= My_S_Var;
    SR_OUT_L <= '0'; SR_OUT_R <= '0';</pre>
```

Finally, it is possible to perform logical operations by simply calling predefined logic gates. Here we have the example of the combination of A or B corresponding to the case where SEL\_FCT has the combination 1110.

```
when "1110" => -- S = A or B | SR_OUT_L = 0 and SR_OUT_R = 0
S(7 downto 4) <= (others => '0');
S(3 downto 0) <= A or B; SR_OUT_L <= '0'; SR_OUT_R <= '0';
```

### II. Buffers

The second step of this project is to create and take care of the internal memories of calculation. It will be a question of creating the buffer A and the buffer B allowing to store the data directly related to the heart of the ALU, i.e. to the arithmetic and logic sub-function. We name this document UALBuffer.

The Buffer\_A, Buffer\_B memories allow to store the data directly linked to the heart of the ALU, i.e. to the arithmetic and logic sub-function. They are loaded (activated on the rising edge of the clk input) according to the values of the SEL ROUTE input.

The MEM\_SR\_IN\_L and MEM\_SR\_IN\_R memories are used to store the values of the input holds. They are systematically stored at each rising edge of the CLK clock.

```
entity UALBuffers is
    Port ( clk : in STD_LOGIC;
           reset : in STD_LOGIC:
           Buf_A_in : in STD_LOGIC_VECTOR (3 downto 0);
           Buf_B_in : in STD_LOGIC_VECTOR (3 downto 0);
           Mem_1_In : in STD_LOGIC_VECTOR (7 downto 0);
           Mem_2_In : in STD_LOGIC_VECTOR (7 downto 0);
           Buf_SR_IN_L_in : in STD_LOGIC;
           Buf_SR_IN_R_in : in STD_LOGIC;
           CE_Buf_A : in STD_LOGIC; -- Sert a autorisé l'utilisation du buffer A
           CE_Buf_B : in STD_LOGIC;
           CE_Mem_1 : in STD_LOGIC;
           CE_Mem_2 : in STD_LOGIC
           Buf_A_out : out STD_LOGIC_VECTOR (3 downto 0);
           Buf_B_out : out STD_LOGIC_VECTOR (3 downto 0);
           Mem_1_out : out STD_LOGIC_VECTOR (7 downto 0);
           Mem_2_out : out STD_LOGIC_VECTOR (7 downto 0);
           Buf_SR_IN_L_out : out STD_LOGIC;
           Buf_SR_IN_R_out : out STD_LOGIC);
end UALBuffers;
```

First of all we have to write the variables representing our buffers. We have to create a buffer for each part of our microcontroller.

We have as inputs Buf\_A\_in, Buf\_B\_in, Buf\_SR\_IN\_L\_in, Buf\_SR\_IN\_R\_in, Mem\_1\_In and Mem\_2\_In where the sequences of bits to be stored enter.

Buf\_A\_out, Buf\_B\_out, Buf\_SR\_IN\_L\_out, Buf\_SR\_IN\_R\_out, Mem\_1\_out and Mem\_2\_out are the outputs that store the binary data ready to be restored when the clock allows it.

CE\_Buf\_A, CE\_Buf\_B\_CE\_Mem\_1 and CE\_Mem\_2 are one-bit variables that, depending on their value, will indicate in which memory the information should be stored.

```
begin
    BufAProc : process (reset, clk, CE_Buf_A)
begin
    if reset = '1' then
        Buf_A_out <= (others => '0');
        elsif (rising_edge(clk) and CE_Buf_A = '1') then -- rising edge indique l'evenement "front montant" de la clk
        Buf_A_out <= Buf_A_in;
    end if;
end process;

BufBProc : process (reset, clk, CE_Buf_B)
begin
    if reset = '1' then
        Buf_B_out <= (others => '0');
    elsif (rising_edge(clk) and CE_Buf_B = '1') then
        Buf_B_out <= Buf_B_in;
    end if;
end process:</pre>
```

Above, we have the architecture of Buffer\_A and Buffer\_B which will store the binary sequences coming from A\_IN and B\_IN. These processes take as parameters the variables reset, clk and CE\_Buf\_A or CE\_Buf\_B.

We note the presence of the reset parameter which, when its value is equal to 1, resets all four bits of the variable Buf\_A\_Out to 0. As we can see, the storage of the variable Buf\_A\_in "in" the variable Buf\_A\_out is carried out on the rising edge of the clock.

## III. Interconnections and data routing

The third step of the project will be to take care of what will activate our previous operations. In order to know when and how our buffers will be loaded, we need to create functions that take care of the SEL\_ROUTE values that will allow us to load the buffers on the rising edge of the CLK input. SEL\_Route will be equal to the 5 to 2 of the ten bit instruction sequence.

Here is the list of operations to be performed according to the different binary sequences of Sel\_Route. This variable being coded on 4 bits, there are thus 16 possible storage operations.

| SEL_ROUTE[3] | SEL_ROUTE[2] | SEL_ROUTE[1] | SEL_ROUTE[0] | Meanings                                     |
|--------------|--------------|--------------|--------------|----------------------------------------------|
| 0            | 0            | 0            | 0            | Input A_IN storage in Buffer_A               |
| 0            | 0            | 0            | 1            | Input B_IN storage in Buffer_B               |
| 0            | 0            | 1            | 0            | S storage in Buffer_A (4 LSB bits)           |
| 0            | 0            | 1            | 1            | S storage in Buffer_A (4 MSB bits)           |
| 0            | 1            | 0            | 0            | S storage in Buffer_B (4 LSB bits)           |
| 0            | 1            | 0            | 1            | S storage in Buffer_B (4 MSB bits)           |
| 0            | 1            | 1            | 0            | S storage in MEM_CACHE_1                     |
| 0            | 1            | 1            | 1            | S storage in MEM_CACHE_2                     |
| 1            | 0            | 0            | 0            | MEM_CACHE_1 storage in Buffer_A (4 LSB bits) |
| 1            | 0            | 0            | 1            | MEM_CACHE_1 storage in Buffer_A (4 MSB bits) |
| 1            | 0            | 1            | 0            | MEM_CACHE_1 storage in Buffer_B (4 LSB bits) |
| 1            | 0            | 1            | 1            | MEM_CACHE_1 storage in Buffer_B (4 MSB bits) |
| 1            | 1            | 0            | 0            | MEM_CACHE_2 storage in Buffer_A (4 LSB bits) |
| 1            | 1            | 0            | 1            | MEM_CACHE_2 storage in Buffer_A (4 MSB bits) |
| 1            | 1            | 1            | 0            | MEM_CACHE_2 storage in Buffer_B (4 LSB bits) |
| 1            | 1            | 1            | 1            | MEM_CACHE_2 storage in Buffer_B (4 MSB bits) |

Here is the external view of the entity UAL\_SEL\_Route.

```
entity UALSELROUTE is
    Port (
            SEL_ROUTE : in STD_LOGIC_VECTOR (3 downto 0);
            RES_OUT : in STD_LOGIC_VECTOR (7 downto 0);
            A_IN : in STD_LOGIC_VECTOR (3 downto 0);
            B_IN : in STD_LOGIC_VECTOR (3 downto 0);
            Buf_A_out : in STD_LOGIC_VECTOR (3 downto 0);
            Buf_B_out : in STD_LOGIC_VECTOR (3 downto 0);
            Mem_1_out : in STD_LOGIC_VECTOR (7 downto 0);
            Mem_2_out : in STD_LOGIC_VECTOR (7 downto 0);
            Buf_A_in : out STD_LOGIC_VECTOR (3 downto 0);
            Buf_B_in : out STD_LOGIC_VECTOR (3 downto 0);
            Mem_1_In : out STD_LOGIC_VECTOR (7 downto 0);
            Mem_2_In : out STD_LOGIC_VECTOR (7 downto 0);
            CE_Buf_A : out STD_LOGIC;
            CE_Buf_B : out STD_LOGIC;
            CE_Mem_1 : out STD_LOGIC;
            CE_Mem_2 : out STD_LOGIC
    );
end UALSELROUTE;
```

- SEL\_ROUTE: variable on 4 bits allowing to choose the operation which will be realized
- RES\_OUT: 8 bits variable containing the output results A\_IN and B\_IN: 4 bits input variables
- Buf\_A\_in, Buf\_B\_in, Buf\_SR\_IN\_L\_in, Buf\_SR\_IN\_R\_in, Mem\_1\_In and Mem\_2\_In are the input variables allowing to keep in memory our initial values.
- Buf\_A\_out, Buf\_B\_out, Buf\_SR\_IN\_L\_out, Buf\_SR\_IN\_R\_out, Mem\_1\_out and Mem\_2\_out are the output variables allowing to load the buffers when the clock allows it.
- CE\_Buf\_A, CE\_Buf\_B\_ CE\_Mem\_1 and CE\_Mem\_2 are variables that will give us the authorizations

Here is the MySelRouteproc process which lists the 16 different actions to manage the internal memory of the microcontroller.

If we take for example when SEL\_ROUTE has the value "0000", our table tells us that the microcontroller must directly store the incoming value A in the Buffer\_A. The program will therefore first set the value of our CE\_Buf\_A to 1 in order to authorize the use of Buffer\_A. All the other buffer control variables remain at 0.

When SEL\_Route takes the instruction sequence '0001', it is a similar storage operation but this time it is the incoming value of B that is stored in buffer B.

When we have the instruction sequence '0010' we always initialize CE\_Buf\_A to 1 and the others to 0 and then we store in Buffer A the 4 LSBs that we obtain at the output S of the ALU.

Last example, when we have the instruction '0111' at the input of SEL\_Route, the binary sequence at the output of ALU S is stored in cache number 2. We can see that the variable CE\_Mem\_2 is initialized to 1 and that the 8 bits of S are stored in Mem 2 in.

Next, we make the entity SEL\_OUT, which allows us to manage the output of the results of the processing of the binary sequences entered in the microcontroller as a result of the operations performed. Here, SEL\_OUT is defined in terms of the last two 2 bits of the 10-bit instruction sequence. The value of these two bits is first stored in the memory Mem\_Sel\_Out. Depending on the values taken by the variable, we will choose which values should be taken by the 8 bits of RES\_OUT. To program these logical operations, we base ourselves on the table below:

| SEL_OUT[1] | SEL_OUT[0] | Significations              |
|------------|------------|-----------------------------|
| 0          | 0          | Aucune sortie : RES_OUT = 0 |
| 0          | 1          | RES_OUT = MEM_CACHE_1       |
| 1          | 0          | RES_OUT = MEM_CACHE_2       |
| 1          | 1          | RES_OUT = S                 |

As we can see, when SEL\_OUT is equal to '00', there is no output. Otherwise, we take either the 8-bit sequences stored in one of the two cache memories or directly the value at the output of UAL.

```
We therefore define the UALSELOUT entity as follows
```

```
entity UALSELOUT is
     Port (
         SEL_OUT : in STD_LOGIC_VECTOR (1 downto 0);
         S : in STD_LOGIC_VECTOR (7 downto 0);
         Mem_1_out : in STD_LOGIC_VECTOR (7 downto 0);
Mem_2_out : in STD_LOGIC_VECTOR (7 downto 0);
         Res_out : out STD_LOGIC_VECTOR (7 downto 0)
     ):
end UALSELOUT;
Then we obtain the architecture corresponding to the following table:
architecture UALSELOUT_Arch of UALSELOUT is
begin
     MySelRouteProc : process (SEL_OUT, S, Mem_1_out, Mem_2_out)
     begin
         case SEL_OUT is
              when "00" => -- Aucune sortie : RES_OUT = 0
                  Res_out <= (others => '0');
              when "01" => -- RES_OUT = MEM_CACHE_1
              Res_out <= Mem_1_out;
when "10" => -- RES_OUT = MEM_CACHE_2
                 Res_out <= Mem_2_out;
              when others => -- RES_OUT = S
                  Res_out <= S;
         end case;
     end process;
end UALSELOUT_Arch;
```

## IV. Internal computing memory

Then, the fourth step of the project is to design the internal memory units where the operations to be performed by the microcontroller are recorded. First of all, we have MEM\_SEL\_FCT which allows to store the arithmetic or logic function to be performed. This synchronous memory is loaded at each rising edge of the clock. It is used to store the four operational bits intended for the ALU. Then we have the MEM\_SEL\_OUT memory which allows to store the 2 input bits of the SEL\_OUT entity. This one is also loaded on the rising edge of the clock. We design the external view and architecture of these components in a file named CMDBuffers.

```
entity CMDBuffers is
Port ( clk : in STD_LOGIC;
        reset : in STD_LOGIC:
        Buf_SEL_FCT_in : in STD_LOGIC_VECTOR (3 downto 0);
        Buf_SEL_OUT_In : in STD_LOGIC_VECTOR (1 downto 0);
        Buf_SEL_FCT_out : out STD_LOGIC_VECTOR (3 downto 0);
        Buf_SEL_OUT_out : out STD_LOGIC_VECTOR (1 downto 0)
      );
end CMDBuffers;
Voici donc l'architecture du CMDBuffers :
architecture CMDBuffers_Arch of CMDBuffers is
begin
    Buf_SEL_FCT_Proc : process (reset, clk)
    begin
        if reset = '1' then
            Buf_SEL_FCT_out <= (others => '0');
        elsif (rising_edge(clk)) then
            Buf_SEL_FCT_out <= Buf_SEL_FCT_in;
        end if:
    end process;
    Buf_SEL_OUT_Proc : process (reset, clk)
    begin
        if reset = '1' then
            Buf_SEL_OUT_out <= (others => '0');
        elsif (rising_edge(clk)) then
            Buf_SEL_OUT_out <= Buf_SEL_OUT_In;
        end if:
    end process;
end CMDBuffers_Arch;
```

Here we have two synchronous processes. At each rising edge of the clock, the output of the buffer takes the value of the input. When the clock is in its low state, then the output variable is reset to '0000'. We note the presence of the reset variable in each process which, when its value is 1, resets SEL OUT MEM and SEL FCT MEM.

## V. Instruction memory

The fifth step of our project is to realize the instruction memory. The MEM\_INSTRUCTIONS memory allows to store the successive instructions to be carried out. Its pointer is systematically indented at each rising edge of the CLK clock. This memory must contain 128 instruction sequences of 10 bits. We will enter locally the binary sequences in order to test our microcontroller. We have to implement three specific functions: the multiplication of A by B, then (A + B) XNOR A and (A0 and B1) or (A1 and B0).

We will therefore first write in a VHDL file the sequences to be realized.

As we can see above, the INSTRMemory entity is defined as follows. An input variable and an output variable with a length of 10 bits to store the instruction for the microcontroller. The input INSTR\_addr corresponds to the number of the instruction to realize. This one is coded on 7 bits because there are 128 instructions, thus 128 addresses.

In the architecture, we define an array named data\_memory of length 128 gathering the whole of the instructions.

begin

```
MyReadWriteProc : process (clk, INSTR_CE, R1W0, reset)
begin
   if (reset = '1') then
        for i in 0 to 127 loop
        INSTR_memory(i) <= "0000000000";
        INSTR_memory(i) <= INSTR_memory(i);
        end loop;
   elsif falling_edge(clk) and INSTR_CE = '1' then
        if (R1W0 = '1') then
        INSTR_out <= INSTR_memory(to_integer(unsigned(INSTR_addr)));
   else
        INSTR_memory(to_integer(unsigned(INSTR_addr))) <= INSTR_in;
        instr_out <= INSTR_in;
   end if;
end if;
end process;</pre>
```

We use this process which allows to read at each new rising edge of the clock the next instruction.

INSTR\_out <= INSTR\_memory(to\_integer(unsigned(INSTR\_addr))) when falling\_edge(clk) and INSTR\_CE = '1';

INSTR\_memory(3) <= "0000000001"; INSTR\_memory(4) <= "0000000100"; INSTR\_memory(5) <= "0000000101"; INSTR\_memory(6) <= "0000000110"; INSTR\_memory(7) <= "0000001111"; INSTR\_memory(8) <= "0000001000"; INSTR\_memory(9) <= "0000001001";

Here is our series of instructions in order to multiply A by B. Instruction 0 does not perform any operation in the ALU but stores the value of A\_IN in Buffer A. It is during instruction 1 that we indicate the operation to be performed by the ALU. In the same instruction sequence, the value of SEL\_Route that the value of B\_IN must be stored in Buffer\_B. The 4 MSBs corresponding to SEL\_FCT = 0101 indicate that this is a multiplication. The result of the operation will be stored in buffer\_B as indicated by the sequence of SEL\_ROUTE equal to 0001.

Then, in instruction number 2, we indicate that the result in output S of the ALU must be stored in cache 1 (SEL\_ROUTE = 0110). Finally, instruction number 3 allows the output of the final result from the microcontroller: RES\_OUT takes the value of MEM\_CACHE\_1

In order to perform the (A+B) XNOR A, we must have the above sequence. First, we load the A\_IN into buffer A. At instruction 33, we load B\_IN into buffer B and add A and B (SEL\_FCT = 0110). Then, as requested in the instruction, we store the 4 LSB of S in buffer B (SEL\_ROUTE = 0100) and then we carry out A XOR S (S being contained in buffer B). Then, the same memory operation as before, we store the 4 LSBs in buffer B and we perform the NOT operation (SEL\_FCT = 1100). As before for the multiplication, we store the result at the output of UAL S in cache memory 1 and then at instruction 37, we indicate that the result of its RES\_OUT operations takes the value stored in MEM\_CACHE\_1 (SEL\_OUT = 01).

Our last operation must give as output RES\_OUT\_3 = (A0 and B1) or (A1 and B0) (RES\_OUT\_3 on the least significant bit). First, we load A1 into the buffer in buffer\_A. Then, at the same time as we load B0 into buffer\_B, we perform a right shift of the bits of A in order to manage the sign. Then, we carry out A1 AND B0 then we store the output value in the buffer A. Then we perform the right shift of B and store the result in cache 1. Then we perform the operation A0 and B1 (A0 has been loaded in the parallel buffer) and the result is stored in buffer B. After having fetched the result of our first operation stored in cache 1 (A1 and B0), we perform the OR operation between the results of these two operations. Once the result is stored in cache 1, we return it (RES\_OUT = 01).

After having programmed the correct sequences of instructions, we can move on to the test stage. The goal is to program the Xilinx Artix-35T FPGA board provided by the teacher and program it so that the LEDs return the results of our operations.

The values of A and B will be equal during our test.



| Callout | Description                             | Callout | Description                             | Callout | Description                                 |
|---------|-----------------------------------------|---------|-----------------------------------------|---------|---------------------------------------------|
| 1       | FPGA programming<br>DONE LED            | 8       | User RGB LEDs                           | 15      | chipKIT processor reset                     |
| 2       | Shared USB JTAG /<br>UART port          | 9       | User slide switches                     | 16      | Pmod connectors                             |
| 3       | Ethernet connector                      | 10      | User push buttons                       | 17      | FPGA programming reset button               |
| 4       | MAC address sticker                     | 11      | Arduino/chipKIT shield connectors       | 18      | SPI flash memory                            |
| 5       | Power jack for optional external supply | 12      | Arduino/chipKIT shield<br>SPI connector | 19      | Artix FPGA                                  |
| 6       | Power good LED                          | 13      | chipKIT processor<br>reset jumper       | 20      | Micron DDR3 memory                          |
| 7       | User LEDs                               | 14      | FPGA programming mode                   | 21      | Dialog Semiconductor<br>DA9062 power supply |

In the Top Level file we will initialize the clock to 100 MHz so that it activates and deactivates. And we are going to enter values for the LEDS in order to have different combinations and check the proper functioning of the microcontroller.

```
led <= My_Res_Out (7 downto 4);
led0_r <= My_Res_Out (0); led0_b <= '0';
led1_r <= My_Res_Out (1); led1_g <= '0'; led1_b <= '0';
led2_r <= My_Res_Out (2); led2_g <= '0'; led2_b <= '0';
led3_r <= My_Res_Out (3); led3_g <= '0'; led3_b <= '0';</pre>
```

#### Here is the general entity of our MCU.

```
entity MCU_PRJ_2021_TopLevel is
   Port (
        CLK100MHZ : in STD_LOGIC;
        sw : in STD_LOGIC_VECTOR(3 downto 0);
        btn : in STD_LOGIC_VECTOR(3 downto 0);
        led : out STD_LOGIC_VECTOR(3 downto 0);
        led0_r : out STD_LOGIC; led0_g : out STD_LOGIC; led0_b : out STD_LOGIC;
        led1_r : out STD_LOGIC; led1_g : out STD_LOGIC; led1_b : out STD_LOGIC;
        led2_r : out STD_LOGIC; led2_g : out STD_LOGIC; led2_b : out STD_LOGIC;
        led3_r : out STD_LOGIC; led3_g : out STD_LOGIC; led3_b : out STD_LOGIC
    );
end MCU_PRJ_2021_TopLevel;
```

In its architecture, we are going to implement all the components that we have defined before, that is to say the CMDBuffers, the UALCore, the Instruction memory, the UALBuffers, the UALSEL\_Out, the UAL\_SEL\_Route .

Here is the general process of the MCU. Here, we only see the idle state.

We were able to test our ALU by adding and multiplying bits.

Unfortunately an implementation error did not allow us to test the general operation of our MCU when we returned from the project classes.

## Conclusion

Unfortunately, we were unable to perform the MCU simulation to test the validity of our code.

In addition, due to some issues with the integration of the assembly on the ARTY development board, we were unable to complete this part of the project. We would have liked to get to the end of this project.

Although the majority of the codes necessary to carry out this project had previously been studied in class, we experienced some difficulties in linking them to each other. Thus, this project is a necessary investment, which will be beneficial to us to succeed in our partial future for this module.

However, this project was very rewarding for us in understanding the design of a digital circuit.

We were able to deepen our knowledge of VHDL, a hardware description language for the simulation and synthesis of digital systems.

This is the first project within the Efrei which seems really concrete to us and which allowed us to manipulate electronic components with a concrete result. In addition, building a microcontroller, a component at the base of modern computing, allows us to really understand how our everyday electronic devices work.